Profile

不离鞘

这家伙很懒,什么也没写
资源:5 粉丝:0

不离鞘上传的资源

Questasim win64GCC10.7C百度云安装包
分享 Questasim win64/GCC 10.7C 百度云安装包 , questasim-win64-10.7c , questasim-win32-10.7c.
TXT
68B
2020-12-05 13:49
The Definitive Guide to the ARM CortexM3Second Edition
AdetaileddescriptionoftheCortex-M3internalstructure.
PDF
5.87MB
2020-06-10 05:46
The Definitive Guide to the ARM CortexM3Second Edition
AdetaileddescriptionoftheCortex-M3internalstructure.
PDF
5.87MB
2020-06-10 05:46
constraining designs for synthesis and timing analysis
英文原版,经典, 中的经典2013年新出的书; This book serves as a hands-on guide to timing constraints in integrated circuit design. Readers will learn to maximize performance of their IC designs, by specifying timing requirements correctly. Its coverage includes key aspects of the design flow impacted by timing constraints, including synthesis, static timing analysis and placement and routing. Concepts needed for specifying timing requirements are explained in detail and then applied to specific stages in the design flow, all within the c ontext of Synopsys Design Constraints (SDC), the industry-leading format for specifying constraints.
PDF
8.58MB
2018-12-07 13:03
Static Timing Analysis For Nanometer Designs
This book serves as a hands-on guide to timing constraints in integrated circuit design. Readers will learn to maximize performance of their IC designs, by specifying timing requirements correctly. Coverage includes key aspects of the design flow impacted by timing constraints, including synthesis, static timing analysis and placement and routing. Concepts needed for specifying timing requirements are explained in detail and then applied to specific stages in the design flow, all within the context of Synopsys Design >The book covers topics such as cell timing and power modeling; interconnect modeling and analysis, delay calculation, crosstalk, noise and the chip timing verification using static timing analysis. For each of these topics, the book provides a theoretical background as well as detailed examples to elaborate the concepts. The static timing analysis topics covered start from verification of simple blocks useful for a beginner to this field. The topics then extend to complex nanometer designs with in-depth treatment of concepts such as modeling of on-chip variation, clock gating, half-cycle paths, as well as timing of source-synchronous interfaces such as DDR. The impact of crosstalk on timing and noise is covered as is the usage of hierarchical design methodology. This book addresses CMOS logic gates, cell library, timing arcs, waveform slew, cell capacitance, timing modeling, interconnect parasitics and coupling, pre- and post-layout interconnect modeling, delay calculation, specification of timing constraints for analysis of internal paths as well as IO interfaces. Advanced modeling and analysis concepts such as controlled current source timing and noise models for nanometer technologies, power modeling including active and leakage power, crosstalk timing and crosstalk glitch calculation, verification of half-cycle and multi-cycle paths, false paths, synchronous interfaces are also covered. ...展开详情收缩
PDF
3.24MB
2018-12-07 13:03
暂无更多数据